Paper
4 November 1993 Fault-tolerant array processor for parallel image processing
Oleg V. Podroobny
Author Affiliations +
Proceedings Volume 1976, High-Definition Video; (1993) https://doi.org/10.1117/12.161483
Event: Video Communications and Fiber Optic Networks, 1993, Berlin, Germany
Abstract
Parallel image processing systems with numerous processing elements (PE), connected in local and regular net, must be fault-tolerant for better reliability and better yield when realized by VLSI technology. The fault-tolerant array processor described in this paper has a regular array of simple programmable PEs and a distributed hardware sub-system for selftesting, selfdiagnostics, and selfreconfiguration.
© (1993) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Oleg V. Podroobny "Fault-tolerant array processor for parallel image processing", Proc. SPIE 1976, High-Definition Video, (4 November 1993); https://doi.org/10.1117/12.161483
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Ions

Diagnostics

Image processing

Array processing

Video

Signal processing

Iron

RELATED CONTENT

Scalable extensions of HEVC for next generation services
Proceedings of SPIE (February 21 2013)
Architectures For A Cordic SVD Processor
Proceedings of SPIE (March 23 1986)
Iterative algorithms and structures for signal processing
Proceedings of SPIE (November 04 1993)
VLSI Architectures For Block Matching Algorithms
Proceedings of SPIE (October 25 1988)
Bit-Serial Architectures For Parallel Arrays
Proceedings of SPIE (July 28 1986)

Back to Top