Paper
1 November 1993 Highly pipelined VLSI architecture for computation of fast Fourier transforms
Hong-Jin Yeh
Author Affiliations +
Abstract
An on-chip VLSI architecture for computation of Fourier transforms is presented. It performs the arithmetic operations in a digit-level pipeline fashion. For this purpose, the implementation of arithmetic operators is based on on-line (i.e., digit-serial and most significant digit first) arithmetic, and the transforms are performed by a parallel-pipeline version of the Cooley- Tukey fast Fourier transform (FFT) algorithm.
© (1993) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Hong-Jin Yeh "Highly pipelined VLSI architecture for computation of fast Fourier transforms", Proc. SPIE 2027, Advanced Signal Processing Algorithms, Architectures, and Implementations IV, (1 November 1993); https://doi.org/10.1117/12.160427
Lens.org Logo
CITATIONS
Cited by 4 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Fourier transforms

Very large scale integration

Transform theory

Binary data

Computer architecture

Computing systems

Matrices

RELATED CONTENT

Fast RNS algorithm for computational geometry problems
Proceedings of SPIE (November 20 2001)
Implementation Of Cellular Arrays
Proceedings of SPIE (July 30 1982)
Systolic Arrays For Eigenvalue Computation
Proceedings of SPIE (January 04 1986)
Redundant finite rings for fault-tolerant signal processors
Proceedings of SPIE (October 28 1994)
VLSI processor for high-performance arithmetic computations
Proceedings of SPIE (December 01 1991)

Back to Top