Paper
28 July 1986 Review Of Arithmetic Algorithms And Circuits For High Speed Digital Signal Processing
J.Greg Nash
Author Affiliations +
Proceedings Volume 0614, Highly Parallel Signal Processing and Architectures; (1986) https://doi.org/10.1117/12.960502
Event: O-E/LASE'86 Symposium, 1986, Los Angeles, CA, United States
Abstract
This paper is a review of arithmetic algorithms and circuitry used for VLSI implementation of digital signal processing systems. We also briefly review recent introductions of digital signal processor ICs and provide examples of system specific ICs as well. Performance of the ICs is compared where data is available.
© (1986) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
J.Greg Nash "Review Of Arithmetic Algorithms And Circuits For High Speed Digital Signal Processing", Proc. SPIE 0614, Highly Parallel Signal Processing and Architectures, (28 July 1986); https://doi.org/10.1117/12.960502
Lens.org Logo
CITATIONS
Cited by 1 scholarly publication.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Digital signal processing

Signal processing

Very large scale integration

Clocks

Logic

Standards development

Binary data

RELATED CONTENT

A (Micro) Programmable Digital Image Processing System
Proceedings of SPIE (October 26 1983)
Optical Parallel Array Logic System
Proceedings of SPIE (February 08 1988)
VLSI digital signal processing: some arithmetic issues
Proceedings of SPIE (October 22 1996)
FFT on reconfigurable hardware
Proceedings of SPIE (September 19 1995)

Back to Top