Paper
21 October 1996 Design tips and experiences in using reconfigurable FLEX logic
Peter J. Covert
Author Affiliations +
Abstract
As field programmable gate arrays (FPGAs) and complex programmable logic devices (CPLDs) become faster, denser, and cheaper, many designers that previously used programmable logic devices (PLDs) and have a need in their next design for more functionality in a smaller footprint or board space have switched to using these FPGAs or CPLDs to incorporate their design. With the advent of JTAG 1149.0 boundary test specification, a specified method for reprogramming the FPGAs and CPLDs live in the field was invented. Using the electrical-erasable manufacturing process, reconfigurable hardware or logic was invented. It is perfect for prototyping as well as field applications where upgrades can be done live in a matter of seconds from personal computers that a new redesign has just been compiled. In this paper I discuss several issues experienced while using the EPX780 reconfigurable FPGA such as (1) why the new design required a reconfigurable FPGA, (2) problems encountered in implementation including place and route, compiling, simulating, and testing, and (3) the future use of the reconfigurable hardware devices including selection of proper development systems. Overall there are several tips and design rules in using reconfigurable devices generally and FLEX 780s development specifically.
© (1996) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Peter J. Covert "Design tips and experiences in using reconfigurable FLEX logic", Proc. SPIE 2914, High-Speed Computing, Digital Signal Processing, and Filtering Using Reconfigurable Logic, (21 October 1996); https://doi.org/10.1117/12.255809
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Field programmable gate arrays

Logic

Software development

Computer programming

Connectors

Silicon

Clocks

RELATED CONTENT

Design of frequency divider based on FPGA
Proceedings of SPIE (October 13 2006)
Speed-optimized ASIC turbo decoder core design
Proceedings of SPIE (April 28 2004)
Development of DSP and FPGA based 4-axis motion controller
Proceedings of SPIE (December 28 2010)
Fixed-point multiplier evaluation and design with FPGA
Proceedings of SPIE (August 26 1999)

Back to Top